AVR<sup>®</sup> 8-bit Microcontrollers

AVR32 32-bit Microcontrollers and Application Processors



Serial Communications February 2009



Everywhere You Are®

### Serial Communications - SPI

### READING

The AVR Microcontroller and Embedded Systems using Assembly and C) by Muhammad Ali Mazidi, Sarmad Naimi, and Sepehr Naimi

Chapter 5: Arithmetic, Logic Instructions, and Programs

Section 5.4: Rotate and Shift Instructions and Data Serialization

Chapter 7: AVR Programming in C

Section 7.5 Data Serialization in C

Chapter 11: AVR Serial Port Programming in Assembly and C

Section 11.1 Basics of Serial Communications only (*You are not responsible for Sections 11.2 to 11.5*)

Chapter 17: SPI Protocol and MAX7221 Display Interfacing

Section 17.1 SPI Bus Protocol

#### **Additional Resource Material**

- Fairchild Semiconductor MM74HC595 "8-Bit Shift Register with Output Latches" document MM74HC595.pdf
- Arduino Wire Library <a href="http://www.arduino.cc/en/Reference/Wire">http://www.arduino.cc/en/Reference/Wire</a>
- Arduino Interfacing with Hardware <a href="http://www.arduino.cc/playground/Main/InterfacingWithHardware">http://www.arduino.cc/playground/Main/InterfacingWithHardware</a> Location of Arduino Wire Library C: \Program Files (x86)\ arduino-0017\ hardware\ libraries
   Location of #include files stdlib.h, string.h, inttypes.h C: \Program Files (x86)\arduino-0017\ hardware\tools\avr\avr\include
   Location of #include file twi.h (1 of 3) C: \Program Files (x86)\arduino-0017\ hardware\tools\avr\avr\include\compat



## TABLE OF CONTENTS

| Serial Communications                                                                | 4 |
|--------------------------------------------------------------------------------------|---|
| ATmega328P Block Diagram                                                             | 5 |
| ATmega SPI – Serial Peripheral Interface                                             | 6 |
| What is a Flip-Flop and a Shift Register                                             | 7 |
| What is a Serial Shift Register with Parallel Load                                   | 8 |
| Setup, And Hold Times                                                                | 9 |
| Ten Questions that need answers before you can design a Serial Peripheral Interface1 | 0 |
| SPI Overview – Serial Communication                                                  | 1 |
| SPI Overview – The Registers                                                         | 2 |
| Overview of the 74HC595                                                              | 4 |
| How to Configure the SPI Subsystem                                                   | 5 |
| How to Operate the SPI Subsystem – Polling –                                         | 9 |
| SPI Code Example                                                                     | 1 |
| Appendix A Detail Description of the 74HC595 2                                       | 3 |
| Tri-State Output Buffers                                                             | 3 |
| 74HC595 Storage Registers (D-Flip Flops)                                             | 4 |
| 74HC595 Shift Registers (D-Flip Flops)                                               | 5 |

## SERIAL COMMUNICATIONS

# Taking the bits apart and putting them back together again



Lieutenant Reicher at Farpoint Station, Planet Deneb IV



## ATMEGA328P BLOCK DIAGRAM<sup>1</sup>

<sup>&</sup>lt;sup>1</sup> Source: ATmega328P Data Sheet <u>http://www.atmel.com/dyn/resources/prod\_documents/8161S.pdf page 5</u>

## ATMEGA SPI – SERIAL PERIPHERAL INTERFACE

- **Full-duplex**, Three-wire Synchronous Data Transfer
- X Master or Slave Operation
- LSB First or MSB First Data Transfer
- Seven Programmable Bit Rates
- End of Transmission Interrupt Flag
- **Write Collision Flag Protection**
- X Wake-up from Idle Mode
- X Double Speed (CK/2) Master SPI Mode.

## WHAT IS A FLIP-FLOP AND A SHIFT REGISTER

You can think of a D flip-flop as a one-bit memory. The *something to remember* on the D input of flip-flop is remembered on the positive edge of the clock input.



A data string is presented at 'Data In', and is shifted right one stage on each positive 'Clock' transition. At each shift, the bit on the far left (i.e. 'Data In') is shifted into the first <u>flip-flop</u>'s output (i.e., 'Q').<sup>2</sup>



<sup>&</sup>lt;sup>2</sup> Source: <u>http://en.wikipedia.org/wiki/File:4-Bit\_SIPO\_Shift\_Register.png</u>

## WHAT IS A SERIAL SHIFT REGISTER WITH PARALLEL LOAD





Parallel-in/ serial-out shift register showing parallel load path

## SETUP, AND HOLD TIMES<sup>3</sup>

- For a positive edge triggered Flip-flop, the setup time is the minimum amount of time before a rising clock edge occurs that a signal must arrive at the input of a flip-flop in order for the flip-flop to read the data correctly.
- Likewise, the hold time is the minimum time a signal must remain stable after the rising clock edge occurs before it can be allowed to change.
- The propagation delay is the maximum amount of time after the positive clock edge to when you can expect to see the signal on the output.



## TEN QUESTIONS THAT NEED ANSWERS BEFORE YOU CAN DESIGN A SERIAL PERIPHERAL INTERFACE

## CONFIGURATION AND CONTROL

| 1. | Master/Slave Select    | Who is the Master and who is the Slave? Specifically, which subsystem contains the clock? |
|----|------------------------|-------------------------------------------------------------------------------------------|
| 2. | SPI Clock Rate Select  | At what clock frequency (divisor) is the data transmitted/received by the Master?         |
| 3. | Data Order             | In what order is the data transmitted (msb or lsb first)?                                 |
| 4. | Clock Polarity & Phase | How is the data transmitted relative to the clock (data setup and data sampled)           |
| 5. | SPI Slave Select       | How do you address a slave(s) device?                                                     |
| 6. | SPI Interrupt Enable   | Will you use polling or interrupts to monitor data transfer operations?                   |
|    |                        |                                                                                           |

## SEND/RECEIVE DATA

| 7. | SPDR Write | How do you write data to the SPI Data Register? |
|----|------------|-------------------------------------------------|
|----|------------|-------------------------------------------------|

8. SPDR Read How do you read data to the SPI Data Register?

## MONITORING AND STATUS QUESTIONS

| 9. SPI Interrupt Flag    | How do you know when a data transfer operation is done?                                                                 |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------|
| 10. Write Collision Flag | How do you detect if a byte of data was written to the shift register during a data transfer operation (read or write). |



- SPI Control Register You configure the SPI subsystem by writing to the SPI Control Register (SPCR) and the SPI2X bit of register SPSR. The ATmega328P SPI subsystem may be configured as a *master* a *slave* or both. Setting bit SPE bit enables the SPI subsystem.
- SPI Data Register Once enabled (SPE = 1), writing to the SPI Data Register (SPDR) begins SPI transfer.
- SPI Status Register The SPSR register contains the SPIF flag. The flag is set when 8 data bits have been transferred from the master to the slave. The WCOL flag is set if the SPI Data Register (SPDR) is written during the data transfer process.

| Address     | Name          | Bit 7 | Bit 6  | Bit 5    | Bit  | 4           | Bit 3  | Bit 2      | Bit 1 | Bit 0     |
|-------------|---------------|-------|--------|----------|------|-------------|--------|------------|-------|-----------|
| 0x3F (0x5F) | SREG          | I.    | Т      | Н        | S    |             | V      | N          | Z     | C         |
| 0x3E (0x5E) | Bit           | 7     | 6      | 5        | 4    | 3           | 2      | 1          | 0     |           |
| 0x3D (0x5D) | 0x2E (0x4E)   | MSB   | 10.000 |          | 1.00 |             |        | 50         | LSB   | SPDB      |
| 0x3C (0x5C) | Dec JAN-ite   | DAN   | DAM    | DAM      | DAM  | DAM         | DAM    | DAM        | DAM   |           |
| 0x3B (0x5B) | Read/write    | H/W   | R/W    | R/W      | H/W  | H/W         | H/W    | H/W        | H/W   |           |
| 0x3A (0x5A) | Initial Value | X     | Х      | X        | х    | Х           | х      | X          | х     | Undefined |
| 0x39 (0x59) | Bit           | 7     | 6      | 5        | 4    | з           | 2      | 1          | 0     |           |
| 0x38 (0x58) | 0x2D (0x4D)   | SPIF  | WCOL   | -        | -    | -           | -      | _          | SPI2X | SPSR      |
| 0x37 (0x57) | DoodAvrito    | D     | D      | Р        | D    | D           | P      | D          | DAM   |           |
| 0x36 (0x56) | Read/write    | н     | н      | н        | н    | н           | п      | п          | H/ VV |           |
| 0x35 (0x55) | Initial Value | 0     | 0      | 0        | 0    | 0           | 0      | 0          | 0     |           |
| 0x34 (0x54) | Bit           | 7     | 6      | 5        | 4    | з           | 2      | 1          | 0     |           |
| 0x33 (0x53) | 0x2C (0x4C)   | SPIE  | SPE    | DORD     | MSTR | CPOL        | CPHA   | SPR1       | SPR0  | SPCR      |
| 0x32 (0x52) | Read/Write    | P/W   | PAM    | R/W      | P/W  | RW          | R/W    | R/W        | R/W   | 4         |
| 0x31 (0x51) | neau/write    |       |        |          |      |             |        |            |       |           |
| 0x30 (0x50) | Initial Value | 0     | 0      | 0        | 0    | 0           | 0      | 0          | 0     |           |
| 0x2F (0x4F) | Reserved      | -     | -      | -        | -    |             | -      | -          | -     | -         |
| 0x2E (0x4E) | SPDR          |       |        | 99<br>24 | 5    | SPI Data Re | gister | 100<br>100 |       |           |
| 0x2D (0x4D) | SPSR          | SPIF  | WCOL   | -        | -    |             | -      | -          | Ŧ     | SPI2X     |
| 0x2C (0x4C) | SPCR          | SPIE  | SPE    | DORD     | MST  | R           | CPOL   | CPHA       | SPR1  | SPR0      |

### **SPI OVERVIEW – THE REGISTERS**

SPI Control Register – You configure the SPI subsystem by writing to the SPI Control Register (SPCR) and the SPI2X bit of register SPSR. The ATmega328P SPI subsystem may be configured as a *master* a *slave* or both. Setting bit SPE bit enables the SPI subsystem.

- SPI Data Register Once enabled (SPE = 1), writing to the SPI Data Register (SPDR) begins SPI transfer.
- SPI Status Register The SPSR register contains the SPIF flag. The flag is set when 8 data bits have been transferred from the master to the slave. The WCOL flag is set if the SPI Data Register (SPDR) is written during the data transfer process.



<sup>12/7/16</sup> Page

#### **OVERVIEW OF THE 74HC595**

- The 74HC595 "8-bit Shift Register with Output Latches" contains an eight-bit serial-in (SER), parallel-out (Q<sub>H</sub> to Q<sub>A</sub>), shift register that feeds an eight-bit D-type storage register.
- The storage register has eight 3-state outputs, controlled by input line **G**.
- Separate **positive-edge triggered** clocks are provided for both the shift register (**SCK**) and the storage register (**RCK**)
- The shift register has a direct overriding clear (SCLR), serial input, and serial output (standard) pins for cascading (Q'<sub>H</sub>).



| Bit           | 7    | 6   | 5    | 4    | 3    | 2    | 1    | 0    |      |
|---------------|------|-----|------|------|------|------|------|------|------|
| 0x2C (0x4C)   | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | SPCR |
| Read/Write    | R/W  | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0    |      |

## HOW TO CONFIGURE THE SPI SUBSYSTEM

### SPI Interrupt Enable = 0

This bit causes the SPI interrupt to be executed if the SPIF bit in the SPSR Register is set and if the Global Interrupt Enable bit in SREG is set. For our design example we will be polling the SPIF bit. Consequently, we will leave the SPIE bit in its default (SPIE = 0) state.

#### SPI Enable = 1

When the SPE bit is one, the SPI is enabled. This bit must be set to enable any SPI operations.

#### Data Order = 0

When the DORD bit is one (DORD = 1), the LSB of the data word is transmitted first, otherwise the MSB of the data word is transmitted first. For the Arduino Proto-shield, we want to transfer the most significant bit (MSB) bit first. Consequently, we will leave the DORD bit in its default (DORD = 0) state.

#### **MSTR: Master/Slave Select = 1**

This bit selects Master SPI mode when set to one, and Slave SPI mode when cleared. For our design example, the ATmega328P is the master and the74HC595 "8-bit Shift Register with Output Latches" is the slave. Consequently, we need to set the DORD bit to logic 1 (MSTR = 1). Note: *I am only telling you part of the story. If you want to configure the ATmega328 to operate as a slave or master/slave please see the datasheet.* 

| Bit           | 7    | 6   | 5    | 4    | З    | 2    | 1    | 0    |      |
|---------------|------|-----|------|------|------|------|------|------|------|
| 0x2C (0x4C)   | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | SPCR |
| Read/Write    | R/W  | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  |      |
| Initial Value | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0    |      |

## HOW TO CONFIGURE THE SPI SUBSYSTEM - CONTINUED -

### Clock Polarity = 0 and Clock Phase = 0

The Clock Polarity (CPOL) and Clock Phase (CPHA) bits define how serial data is transferred between the master and the slave. These SPI Data Transfer Formats are defined in Table 18-2.

| SPI Mode | Conditions     | Leading Edge     | Trailing eDge    |  |  |
|----------|----------------|------------------|------------------|--|--|
| 0        | CPOL=0, CPHA=0 | Sample (Rising)  | Setup (Falling)  |  |  |
| 1        | CPOL=0, CPHA=1 | Setup (Rising)   | Sample (Falling) |  |  |
| 2        | CPOL=1, CPHA=0 | Sample (Falling) | Setup (Rising)   |  |  |
| 3        | CPOL=1, CPHA=1 | Setup (Falling)  | Sample (Rising)  |  |  |

#### Table 18-2. SPI Modes

For our design example, we want data to be clocked into the 74HC595 on the Rising clock edge (the D-flip-flops of the 74HC595 are positive edge triggered), as shown in the Figure below. Consequently, we want the ATmega328P to Setup the data on the serial data out line (SER) on the Trailing clock edge. Looking at Table 18-2 we see that this corresponds to SPI Mode = 0.



## HOW TO CONFIGURE THE SPI SUBSYSTEM - CONTINUED -

| Bit           | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0     |      |
|---------------|------|------|------|------|------|------|------|-------|------|
| 0x2C (0x4C)   | SPIE | SPE  | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0  | SPCR |
| Read/Write    | R/W   |      |
| 0x2D (0x4D)   | SPIF | WCOL | -    | -    | -    | -    | -    | SPI2X | SPSR |
| Read/Write    | R    | R    | R    | R    | R    | R    | R    | R/W   |      |
| Initial Value | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0     |      |

### SPI Clock Rate Select Bits SPI2X , SPR1, SPR0 = 001<sub>2</sub>

These three bits control the SCK rate of the Master. In our design example, the ATmega328P is the Master. These bits have no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency  $f_{osc}$  is shown in the following table. For our design example we will be dividing the system clock by 16.

| SPI2X | SPR1 | SPR0 | SCK Frequency         |  |
|-------|------|------|-----------------------|--|
| 0     | 0    | 0    | f <sub>osc</sub> /4   |  |
| 0     | 0    | 1    | f <sub>osc</sub> /16  |  |
| 0     | 1    | 0    | f <sub>osc</sub> /64  |  |
| 0     | 1    | 1    | f <sub>osc</sub> /128 |  |
| 1     | 0    | 0    | f <sub>osc</sub> /2   |  |
| ĩ     | 0    | 1    | f <sub>osc</sub> /8   |  |
| ĩ     | 1    | 0    | f <sub>osc</sub> /32  |  |
| 1     | 1    | 1    | f <sub>osc</sub> /64  |  |

Table 18-5. Relationship Between SCK and the Oscillator Frequency

## HOW TO CONFIGURE THE SPI SUBSYSTEM - CONTINUED -

0

0

0

1

Bit 7 6 5 4 3 2 1 0 SPIE **CPHA** SPR1 0x2C (0x4C) SPE DORD MSTR CPOL SPR0 SPCR Read/Write R/W R/W R/W R/W R/W R/W R/W R/W

1

Reviewing the last three pages, to configure the SPI subsystem for the CSULB Shield...

0

• We will be polling the SPI Interrupt flag (SPIE)

1

• Enable the SPI Subsystem (SPE)

0

- Set Data Order to transmit the MSB first (DORD)
- Define ATmega328P as the Master (MSTR)
- Configure the SPI to clock data (sample) on the rising edge and change data (setup) on the falling edge.
- Set prescalar to divide system clock by 16

```
<u>C Code Example</u>

/* Configure SPI Control Register */

SPCR = (1<<SPE) | (1<<MSTR) | (1<<SPRO) ;

<u>Assembly Code Example</u>

Idi r16, 0x51

out SPCR, r16
```

### **Test Your Knowledge**

- 1. The above code assumes that the SPI2X bit in the SPI status register (SPSR) can be left at its default value (SPI2X = 0). How would you explicitly clear this bit in C++ and/or Assembly?
- 2. The above code does not include the instructions to initialize the Data Direction registers for DD\_MOSI (Port B bit 3), the SPI clock DD\_SCK (Port B bit 5), or our SS signal PB2 (Port B bit 2). How would you write the code in C++ and/or Assembly to initialize the SPI data direction register DDR\_SPI (Port B DDR) so these pins were outputs?

## HOW TO OPERATE THE SPI SUBSYSTEM - POLLING -

The interconnection between Master and Slave consists of two shift Registers, and a Master clock generator. For our labs the ATmega's SPI subsystem is the Master and the 74HC595 "8-Bit Shift Register with Output Latches" is the slave.



1. Writing a byte to the SPI Data Register (**SPDR**) starts the SPI clock generator, and the hardware shifts the eight bits into the Slave (74HC595). The Master generates the required clock pulses on the SCK line to interchange data.

```
<u>C Code Example</u>

/* Start Transmission */

SPDR = LEDS; // LEDS is an 8-bit variable in SRAM

<u>Assembly Code Example</u>

out SPDR, spiLEDS // spiLEDS is register r8
```

2. Data is always shifted from Master-to-Slave on the Master Out Slave In (MOSI) line, and from Slave-to-Master on the Master In Slave Out (MISO) line.

## How to Operate the SPI Subsystem – Polling –

3. After shifting one byte, the SPI clock generator stops, setting the end of Transmission Flag (SPIF bit in the SPSR register). If the SPI Interrupt Enable bit (SPIE) in the SPCR Register is set, an interrupt is requested. The Master may continue to shift the next byte by writing it into SPDR<sup>4</sup>. In our lab we used polling to monitor the status of the SPIF flag.

```
C Code Example
/* Wait for transmission complete */
while(!(SPSR & (1<<SPIF)));
Assembly Code Example
wait: in r16,SPSR
    bst r16,SPIF
    brtc wait
    ret
```

4. After the last data packet is transmitted, the Master will transfer the data to the eight-bit D-type storage register of the slave by strobing the slave select (SS) line. When configured as a Master, the SPI interface has no automatic control of the SS line. This must be handled by your software. Note: *We are using the SS line in a non-standard fashion. If you want to configure the ATmega328P to operate as a master, slave, or master/slave using the Atmel convention, please see the datasheet.* 

```
C Code Example
/* Pulse SS line */
PORTB &= ~(1 << (PB2));
PORTB |= (1 << (PB2));
Assembly Code Example
cbi PORTB,PB2
sbi PORTB,PB2
```

<sup>&</sup>lt;sup>4</sup> ATmega328P Datasheet Figure 18-2 SPI Master-slave Interconnection

# SPI CODE EXAMPLE

## C++

```
void SPI MasterInit(void)
{
  /* Set MOSI, SCK, and SS output, all others input */
  DDR SPI = (1<<DD MOSI) | (1<<DD SCK) | (1<<DD SS);
  /* Enable SPI, Master, set clock rate fck/16 */
  SPCR = (1<<SPE) | (1<<MSTR) | (1<<SPR0);
}
void SPI MasterTransmit(char cData)
{
  /* SS Line Low */
  PORTB \&= ~(1 << (PB2));
  /* Start transmission */
  SPDR = cData;
  /* Wait for transmission complete */
  while(!(SPSR & (1<<SPIF)));</pre>
  /* SS line High */
  PORTB |= (1 << (PB2));
}
```

## SPI CODE EXAMPLE – ASSEMBLY

```
; SPI interface registers
.DEF spileDS=r8
.DEF spi7SEG=r7
; Switches
.DEF switch=r6
InitShield:
  code to initialize protoshield GPIO ports is not included in this SPI code example
; Initialize SPI Port
  in
         r16,DDRB
                        // Input from Port B Data Direction Register (DDRB) at i/o address 0x04
         r16,0b00101111 // Set PB5, PB3, PB2 (SCK, MOSI, SS) and PB1, PB0 (TEST LEDs) as outputs
  sbr
  out
         DDRB,r16
                        // Output to Port B Data Direction Register (DDRB) at i/o address 0x04
; Set SPCR Enable (SPE) bit 6, Master (MSTR) bit 4, clock rate fck/16 (SPR1 = 0,SPR0 = 1)
  ldi
         r16,0b01010001
  out
         SPCR, r16
                        // Output to SPI Control Register (SPCR) at i/o address 0x2c
  cbi
         PORTB, 2
                        // Clear I/O Port B bit 2 (SS) at i/o address 0x05
  ret
WriteDisplay:
  push r16
; Start transmission of data (r16)
                      // ss line active low
  cbi
         PORTB, PB2
  out
         SPDR, spileDS
  rcall SpiTxWait
  out
         SPDR, spi7SEG
  rcall spiTxWait
  sbi
         PORTB, PB2
                     // ss line high
         r16
  pop
  ret
SpiTxWait:
; Wait for transmission complete
  in
         r16,SPSR
  bst
         r16,SPIF
  brtc spiTxWait
  ret
```

## APPENDIX A DETAIL DESCRIPTION OF THE 74HC595

Let's look at the components that make up the 74HC595 shift register.<sup>5</sup>

### TRI-STATE OUTPUT BUFFERS

The eight parallel-out pins of this shift register are driven by tri-state buffers. A tri-state buffer is a device commonly used on shift registers, memory, and many other kinds of integrated circuits.

| Х | E | Y | IF |
|---|---|---|----|
| 0 | 0 | Z |    |
| 1 | 0 | Z |    |
| 0 | 1 | 0 |    |
| 1 | 1 | 1 |    |

The tri-state buffer shown above has two inputs, data (X) and control (E), which control the state of the output (Y). Just as the name implies, there are three output states: high, low and high impedance. When the pin labeled "E" is high, the output is equal to the input (Y=X).

Not very interesting right? Well, when the pin labeled "E" is low, the output is in high impedance mode. In high impedance mode, the output is virtually disconnected from the input, neither high nor low. The basic operation of a tri-state buffer can also be easily understood if compared to a switch. When the "E" pin is high, the switch is closed, and when the "E" pin is low, the switch is open. In the context of our shift register, the output pins will either contain our data or will be in high impedance mode.





For more information regarding tri-state buffers, click <u>here</u>. National Semiconductor - <u>Tri-State Buffer IC</u>

<sup>&</sup>lt;sup>5</sup> The following Detail Description of the 74HC595 was written by Bryan Everett.

### 74HC595 STORAGE REGISTERS (D-FLIP FLOPS)

Looking further into our shift register we see the storage registers. These registers are made up of D-type flip flops. The D-type flip flop is capable of storing one bit of memory. The D-flip flop's function is to place on the output whatever data is on it's input when the flip flop detects a rising edge signal (input buffer inverts clock before input of FF shown) on the clock port. works by placing the data to be stored (1 or 0) on the D pin. Once the data is on the D line, the clock pin must be pulsed high. On the rising edge of the pulse the data on the D pin will appear on the Q pin.



In context to our shift register, when the data appears on D pins of the storage registers and is ready to be displayed, the clock pin is pulsed and the data is sent to the tri-state buffers.

For more information regarding D-type flip flops, click <u>here</u>. Fairchild Semiconductors - <u>D-Flip Flop</u>

### 74HC595 SHIFT REGISTERS (D-FLIP FLOPS)

- The shift registers are final stage and are made up of D-Flip flops as well. These are the heart of our 74HC595 shift register. Here is a simplified version of what makes our shift registers work. What we have there is two D-type shift registers. The output of the first D flip flop is connected to the input of the second D flip flop. The clock pins are connected together on all D flip flops.
- To understand how this shift register works, we will look at a two bit shift register:
- Suppose we want to set  $Q_2$  high and  $Q_1$  low:
  - 1. The D pin is set high.
  - 2. The clock pin is pulsed high once. (This makes the output  $Q_1$  high.  $Q_1$  is connected to the input of the second D flip flop)
  - 3. The D pin is brought low.
  - 4. The clock is pulsed once again.
  - 5. The result is  $Q_1 = 0$  and  $Q_2 = 1$ .



The above example only covers a two bit shift register. See original logic diagram of our 74HC595 for an 8-bit shift register example.

